I am Hardware Design Engineer have done MSC system on Chip, University Southampton, UK. I have more than 8 years experience in digital design and well acquainted with ISE, NCverilog, Vivado 2013.4, Altera Quartus 13.0sp1, EDK embedded tools & worked on Virtex-6 ML605, Virtex-5 LX110T, Virtex-4 ML401 , Spartan6, Spartan 3E, SOC Znyq Zedboard and MicroZed boards.
I have completed 1G data traffic project where in-depth IEEE Ethernet 802.3 packet parsing is done according to rule set defined for voice & data packets. Each TCP, UDP and SIP packet is processing and transmits to destination and vice versa at receiving end. Xilinx Ethernet core is used only for capturing of packet from FPGA. The clock frequency here is 125Mhz for each sample.
I have also completed 10G data traffic project where software part is implemented using Microblaze to configure NELOGIC chip via MDIO protocol & send real time results of 200 registers to PC via uart protocol. The custom IP written in mixed Vhdl / verilog used to handle 10G data Traffic. I have also acquired Xilinx trainings such as Advanced Features & Techniques of Embedded Systems Development, Debugging Tecniques Using ChipScope Pro Tools from So-Logic Vienna. The clock frequency here is 156.25 Mhz for each sample.
Please share the project detail.
I am free can start work immediately and can work upto 40 hrs per week. Further we can discuss it and I look forward to receiving your response.
Regard
Mahar